## EE 618 (ZELE) CMOS Analog VLSI Design MIDSEM

Date: 23th September 2023

**Duration**: 2 Hours

Max. Marks: 43

ACADEMIC HONESTY POLICY—IIT BOMBAY (https://www.iitb.ac.in/newacadhome/rules.jsp)
Copying in exams has serious consequences.

Do not communicate with other students during exams. Do not carry unauthorized material during exams. Do not make changes in valued answer books. Do not communicate with others during toilet breaks during exams.

## State your assumptions clearly, if any.

## Ignore body effect ( $\gamma = 0$ ) unless it is explicitly specified.

- Q1. For the circuit shown in Q.1, all the transistors have identical  $g_m$ ,  $r_o$ . Assume  $g_m r_o >> 1$ . [3 Marks]
  - (a) Find R<sub>1</sub>, R<sub>2</sub>, R<sub>3</sub> and R<sub>4</sub>. (No need to show small signal analysis)

[2] • R4 [1]

(b) Arrange R<sub>1</sub>, R<sub>2</sub>, R<sub>3</sub> and R<sub>4</sub> in order of increasing resistance. ex: R1 > R2 > R3 > R4



Q2. Using small signal analysis,

[5 Marks]

(a) Find  $R_{in}$ . (in terms of  $g_{m1}$ ,  $r_{o1}$ ,  $g_{m2}$ ,  $r_{o2}$ )

[2]

for ind R<sub>in</sub>. (in terms of g<sub>m1</sub>, r<sub>o1</sub>, g<sub>m2</sub>, r<sub>o2</sub>)

[3]

Q3. Draw schematic diagram. Label every detail.

[10 Marks]

(a) Telescopic cascode OTA with pmos input differential pair.

[2]

(b) Regulated cascode current mirror.

[2]

(c) Two stage OTA with pmos input differential pair. Use RC compensation where zero is tracks the non-dominant pole. Show correct biasing.

[6]

Q4. Assume all transistors have same  $g_m$  and  $r_o$ . [4 Marks] Find (in terms of  $g_m$ ,  $r_o$ ,  $R_o$  and  $R_{ss}$ )

(a) Differential gain ADM.

[1.5]

(b) Common mode gain Acm.

[1.5]

(c) Common mode rejection ratio CMRR.

[1]



Q5. M<sub>1a</sub> and M<sub>1b</sub> match with g<sub>m1</sub>, r<sub>o1</sub> parameters.

Other transistors pairs are matched and follow similar pattern. Find

[7 Marks]

(a) Small signal Gm.

[2]

(b) Small signal Rout.

[2]

(c) Voltage gain Av.

[1]

(d) Input common mode range maximum (V<sub>CMdc(max)</sub>) and minimum (V<sub>CMdc(min)</sub>).

[2]





Derive the transfer function of cascode amplifier.[4] Ignore all the device capacitance except C<sub>gs2</sub>. Use dominant pole approximations to figure out pole-zero locations.[2] Draw the bode plots clearly annotating gain, phase, all axes, pole-zero locations.[3] [9 Marks]

Q7. (a) Draw the low-voltage high-swing cascode current mirror with self biasing resistor R. [2 Marks]

(b) Find the expression for maximum and minimum limit of R in terms of V<sub>TH</sub> and V<sub>DSAT</sub> of devices.

[2 Marks]

08. List 2 concrete suggestions to improve second half of EE618 course.

[1 Mark]